# ZYNQ 7000 FPGA Core Board AC7015B User Manual # **Version Record** | Version | Date | Released By | Description | |---------|------------|-------------|---------------| | REV1.0 | 2019-03-31 | Rachel Zhou | First Release | www.alinx.com 2 / 39 # **Table of Contents** | Version Record | 2 | |--------------------------------------------------|----| | Table of Contents | 3 | | Part 1 AC7021B Core Board Introduction | 4 | | Part 2: ZYNQ Chip | 6 | | Part 3 DDR3 DRAM | 9 | | Part 4 QSPI Flash | 14 | | Part 5 eMMC Flash | 16 | | Part 6 Clock Configuration | 18 | | Part 7 USB-to-Serial Port | 21 | | Part 8 LED Light | 22 | | Part 9 Reset Button | 24 | | Part 10 JTAG Interface | 25 | | Part 11 Configuration of Dip Switch | 26 | | Part 12 Power Supply | 27 | | Part 13 AC7021B Core Board Size Dimension | 29 | | Part 14 Board to Board Connectors Pin Assignment | 30 | # Part 1 AC7015B Core Board Introduction The AC7015B (core board model, the same below) core board is an FPGA development board based on the ZYNQ chip XC7Z015-2CLG485I of the XILINX ZYNQ7000 series. The ZYNQ chip's PS system integrates two ARM Cortex<sup>TM</sup>-A9 processors, AMBA® interconnects, internal memory, external memory interfaces and peripherals. The ZYNQ FPGA chip contains a wide range of programmable logic cells, DSP and internal RAM. The core board uses two SK Hynix DDR3 chips (H5TQ4G63AFR-PBI), each with a DDR capacity of 4Gbit; two DDR chips form a 32-bit data bus width, and the read and write data clock frequency between ZYNQ FPGA and DDR3 is up to 533Mhz; such a configuration can meet the system's high bandwidth data processing needs. In order to connect to the expansion board, the four board-to-board connectors of the core board extend the USB interface of the PS side, the Gigabit Ethernet interface, the SD card interface and other remaining MIO ports. Extend ZYNQ's 4-pair high-speed transceiver GTP interface. Almost all IO ports (84) of BANK13, BAN34 and BANK35 on the PL side, the level of IO of BANK35 can be modified by replacing the LDO chip on the core board to meet the requirements of users with different level interfaces. For users who need a lot of IOs, this core board will be a good choice. Moreover, the IOs connection part, the wiring between the ZYNQ FPGA chip and the interface is equal length and differential processing. The core board size is only 60\*60(mm), which is very suitable for secondary development. www.alinx.com 4 / 39 Figure 1-1: AC7015B Core Board (Front View) Figure 1-2: AC7021B Core Board (Back View) www.alinx.com 5 / 39 # Part 2: ZYNQ Chip The development board uses Xilinx's Zynq7000 series chip, model XC7Z015-2CLG485I. The chip's PS system integrates two ARM Cortex<sup>TM</sup>-A9 processors, AMBA® interconnects, internal memory, external memory interfaces and peripherals. These peripherals mainly include USB bus interface, Ethernet interface, SD/SDIO interface, I2C bus interface, CAN bus interface, UART interface, GPIO etc. The PS can operate independently and start up at power up or reset. Processing System (PS) Reset Application Processor Unit (APU) SPI 0 SPI 1 NEON™/FPU Engine NEON™/FPU Engine Bank<sub>0</sub> Cortex™-A9 Cortex™-A9 MIO (15:0) MPCore MPCore ™ CPU MMU MMU System CAN 1 Level Contro 32 KB I 32 KB D 32 KB I 32 KB D LIARTO Regs AXI Cache Cache Cache UART1 Snoop Control Unit MUX (MIO) SD 0 DMA8 512 KB L2 Cache & Controller Port 256 KB OCM USB 1 OCM Interconne ct BootROM Central Bank1 MIO Interconnect FLASH Memory (53:16) DAP MemoryInterfaces NAND DDR2/3, LPDDR2 DEVC Logic to Memory Input Clock 5 6 7 Generation 0 1 2 3 Extended MIO 32b GP 32b GP DM A Chanels XADC PS to PL Config AES/ (EMIO) AXI 32b/64b Slave Maste Slave SHA Ports Ports Programmable Logic (PL) Select GTX (12.5G bps) AMBA© Connection Legend Arrow direction shows control, Data flows both directions AXI3 64 bit / AXI3 32 bit / AHB 32 bit / APB 32 bit Figure 2-1 detailed the Overall Block Diagram of the ZYNQ7000 Chip. Figure 2-1: Overall Block Diagram of the ZYNQ7000 ## The main parameters of PS system are as follows: Application processor based on ARM dual-core Cortex-A9, and the architecture of ARM-v7 can reach a speed of up to 766MHz. www.alinx.com 6 / 39 - ➤ Each CPU has 32KB level 1 instruction and data cache, and two CPUs share 512KB level 2 cache. - On-chip boot ROM and 256KB of on-chip RAM. - > External storage ports, supporting 16/32 bit DDR2 and DDR3 ports. - Two Gigabit network cards, supporting divergence-aggregation DMA, RGMII, RGMII, SGMII interface. - > Two USB2.0 OTG interfaces, each supporting a maximum of 12 nodes. - > Two CAN2.0B bus interfaces. - Two SD cards, SDIO, MMC compatible controllers. - > Two SPI, two UARTs, two I2C interfaces. - Four sets of 32bit GPIO, 54 (32+22) as PS system IO, 64 connected to PL. - > High bandwidth connections within PS and PS to PL. ## The main parameters of the PL logic are as follows: - System Logic Cells: 74K - > Flip-flops: 92,400 - > LUTs: 46,200 - ➤ Multiplier 18x25MACCs: 160 - ➤ Block RAM: 3.3Mb - 4-channel high-speed GTP transceiver, supporting PCIE Gen2x4 www.alinx.com 7 / 39 > Two AD converters that can measure on-chip voltage, temperature sensing and up to 17 external differential input channels at 1MBPS XC7Z015-2CLG485I chip speed class is -2, industrial grade, package is BGA484, pin spacing is 0.8mm, specific chip model definition of ZYNQ7000 series is shown in Figure 2-2 below. Figure 2-2: The Specific Chip Model Definition of ZYNQ7000 Series Figure 2-3: The XC7Z015 chip used on the Core Board www.alinx.com 8 / 39 # Part 3 DDR3 DRAM The AC7015B core board is equipped with two SK Hynix DDR3 SDRAM chips (1GB in total), model H5TQ4G63AFR-PBI. The bus width of DDR3 SDRAM is 32bits in total. DDR3 SDRAM has a maximum operating speed of 533 MHz (data rate 1066 Mbps). The DDR3 memory system is directly connected to the memory interface of the BANK502 of the ZYNQ Processing System (PS). The specific configuration of DDR3 SDRAM is shown in Table 3-1 below. | Position | Chip Model | Capacity | Factory | |----------|-----------------|--------------|----------| | U5, U6 | H5TQ4G63AFR-PBI | 256M x 16bit | SK Hynix | Table 3-1: DDR3 SDRAM Configuration The hardware design of DDR3 requires strict consideration of signal integrity. We have fully considered the matching resistance/terminal resistance, trace impedance control, and trace length control in circuit design and PCB design to ensure high-speed and stable operation of DDR3. The hardware connection of DDR3 DRAM is shown in Figure 3-1: www.alinx.com 9 / 39 Figure 3-1: DDR3 DRAM schematic diagram Figure 3-2 is the picture of DDR3 DRAM Figure 3-2: The picture of DDR3 DRAM # **DDR3 DRAM pin assignment:** | Signal Name | Pin Name | Pin Number | |-------------|-------------------|------------| | DDR3_DQS0_P | PS_DDR_DQS_P0_502 | C21 | | DDR3_DQS0_N | PS_DDR_DQS_N0_502 | D21 | | DDR3_DQS1_P | PS_DDR_DQS_P1_502 | H21 | www.alinx.com 10 / 39 | DDR3_DQS1_N | PS_DDR_DQS_N1_502 | J21 | |-------------|-------------------|-----| | DDR3_DQS2_P | PS_DDR_DQS_P2_502 | N21 | | DDR3_DQS2_N | PS_DDR_DQS_N2_502 | P21 | | DDR3_DQS3_P | PS_DDR_DQS_P3_502 | V21 | | DDR3_DQS4_N | PS_DDR_DQS_N3_502 | W21 | | DDR3_D0 | PS_DDR_DQ0_502 | D22 | | DDR3_D1 | PS_DDR_DQ1_502 | C20 | | DDR3_D2 | PS_DDR_DQ2_502 | B21 | | DDR3_D3 | PS_DDR_DQ3_502 | D20 | | DDR3_D4 | PS_DDR_DQ4_502 | E20 | | DDR3_D5 | PS_DDR_DQ5_502 | E22 | | DDR3_D6 | PS_DDR_DQ6_502 | F21 | | DDR3_D7 | PS_DDR_DQ7_502 | F22 | | DDR3_D8 | PS_DDR_DQ8_502 | G21 | | DDR3_D9 | PS_DDR_DQ9_502 | G22 | | DDR3_D10 | PS_DDR_DQ10_502 | L22 | | DDR3_D11 | PS_DDR_DQ11_502 | L21 | | DDR3_D12 | PS_DDR_DQ12_502 | L20 | | DDR3_D13 | PS_DDR_DQ13_502 | K22 | | DDR3_D14 | PS_DDR_DQ14_502 | J22 | | DDR3_D15 | PS_DDR_DQ15_502 | K20 | www.alinx.com 11 / 39 | DDR3_D16 | PS_DDR_DQ16_502 | M22 | |----------|-----------------|------| | DDR3_D17 | PS_DDR_DQ17_502 | T20 | | DDR3_D18 | PS_DDR_DQ18_502 | N20 | | DDR3_D19 | PS_DDR_DQ19_502 | T22 | | DDR3_D20 | PS_DDR_DQ20_502 | R20 | | DDR3_D21 | PS_DDR_DQ21_502 | T21 | | DDR3_D22 | PS_DDR_DQ22_502 | M21 | | DDR3_D23 | PS_DDR_DQ23_502 | R22 | | DDR3_D24 | PS_DDR_DQ24_502 | Y20 | | DDR3_D25 | PS_DDR_DQ25_502 | U22 | | DDR3_D26 | PS_DDR_DQ26_502 | AA22 | | DDR3_D27 | PS_DDR_DQ27_502 | U21 | | DDR3_D28 | PS_DDR_DQ28_502 | W22 | | DDR3_D29 | PS_DDR_DQ29_502 | W20 | | DDR3_D30 | PS_DDR_DQ30_502 | V20 | | DDR3_D31 | PS_DDR_DQ31_502 | Y22 | | DDR3_DM0 | PS_DDR_DM0_502 | B22 | | DDR3_DM1 | PS_DDR_DM1_502 | H20 | | DDR3_DM2 | PS_DDR_DM2_502 | P22 | | DDR3_DM3 | PS_DDR_DM3_502 | AA21 | | DDR3_A0 | PS_DDR_A0_502 | M19 | www.alinx.com 12 / 39 | DDR3_A1 | PS_DDR_A1_502 | M18 | |----------|------------------|-----| | DDR3_A2 | PS_DDR_A2_502 | K19 | | DDR3_A3 | PS_DDR_A3_502 | L19 | | DDR3_A4 | PS_DDR_A4_502 | K17 | | DDR3_A5 | PS_DDR_A5_502 | K18 | | DDR3_A6 | PS_DDR_A6_502 | J16 | | DDR3_A7 | PS_DDR_A7_502 | J17 | | DDR3_A8 | PS_DDR_A8_502 | J18 | | DDR3_A9 | PS_DDR_A9_502 | H18 | | DDR3_A10 | PS_DDR_A10_502 | J20 | | DDR3_A11 | PS_DDR_A11_502 | G18 | | DDR3_A12 | PS_DDR_A12_502 | H19 | | DDR3_A13 | PS_DDR_A13_502 | F19 | | DDR3_A14 | PS_DDR_A14_502 | G19 | | DDR3_BA0 | PS_DDR_BA0_502 | L16 | | DDR3_BA1 | PS_DDR_BA1_502 | L17 | | DDR3_BA2 | PS_DDR_BA2_502 | M17 | | DDR3_S0 | PS_DDR_CS_B_502 | P17 | | DDR3_RAS | PS_DDR_RAS_B_502 | R18 | | DDR3_CAS | PS_DDR_CAS_B_502 | P20 | | DDR3_WE | PS_DDR_WE_B_502 | R19 | www.alinx.com 13 / 39 | DDR3_ODT | PS_DDR_ODT_502 | P18 | |-------------|-------------------|-----| | DDR3_RESET | PS_DDR_DRST_B_502 | F20 | | DDR3_CLK0_P | PS_DDR_CKP_502 | N19 | | DDR3_CLK0_N | PS_DDR_CKN_502 | N18 | | DDR3_CKE | PS_DDR_CKE_502 | T19 | # Part 4 QSPI Flash The core board is equipped with a 256MBit size Quad-SPI FLASH chip, model W25Q256FVEI, which uses the 3.3V CMOS voltage standard. Due to the non-volatile characteristics of QSPI FLASH, it can be used as the boot device of the system to store the boot image of the system. These images mainly include FPGA bit files, ARM application code, and other user data files. The specific models and related parameters of QSPI FLASH are shown in Table 4-1. | Position | Chip Model | Capacity | Factory | |----------|-------------|----------|---------| | U7 | W25Q256FVEI | 32M Byte | Winbond | Table 4-1 Model and parameters of QSPI Flash The QSPI FLASH is connected to the GPIO port of the PS part BANK500 of the ZYNQ chip. In the system design, the GPIO port of the PS side needs to be configured as the QSPI FLASH interface. Figure 4-1 shows the part of QSPI Flash in the schematic. www.alinx.com 14 / 39 Figure 4-1: QSPI Flash in the schematic Figure 4-2 shows the picture of the QSPI Flash Figure 4-2: the picture of QSPI Flash # **Configure chip pin assignments:** | Signal Name | Pin Name | Pin Number | |-------------|-------------|------------| | QSPI_SCK | PS_MIO6_500 | A19 | | QSPI_CS | PS_MIO1_500 | A22 | | QSPI_D0 | PS_MIO2_500 | A21 | | QSPI_D1 | PS_MIO3_500 | F17 | | QSPI_D2 | PS_MIO4_500 | E19 | | QSPI_D3 | PS_MIO5_500 | A20 | www.alinx.com 15 / 39 ## Part 5 eMMC Flash The core board is equipped with a large-capacity 8GB eMMC FLASH chip (model: THGBMFG6C1LBAIL), which supports JEDEC e-MMC V5.0 standard HS-MMC interface, supports 1.8V or 3.3V level. The data width of an eMMC FLASH and ZYNQ connection is 4 bits. Due to the large capacity and non-volatile nature of eMMC FLASH, the ZYNQ system can be used as a storage device for large capacity of the system, such as storing ARM applications, system files, and other user data files. Table 5-1 lists the eMMC FLASH models and related parameters. | Position | Model | Capacity | Factory | |----------|-----------------|----------|---------| | U33 | THGBMFG6C1LBAIL | 8G Byte | TOSHIBA | Table 5-1: Model and parameters of eMMC Flash The eMMC FLASH connects to the GPIO port of the PS part BANK501 of the ZYNQ chip. In the system design, the GPIO ports of PS side need to be configured as SD interfaces. Figure 5-1 shows eMMC Flash in the schematic. www.alinx.com 16 / 39 ## Figure 5-1: QSPI Flash in the schematic Figure 5-2 is the picture of eMMC Flash Figure 5-2: The picture of eMMC Flash # **Configuration Chip pin assignment:** | Signal Name | Pin Name | Pin Number | |-------------|--------------|------------| | MMC_CCLK | PS_MIO48_501 | D12 | | MMC_CMD | PS_MIO47_501 | B13 | | MMC_D0 | PS_MIO46_501 | D11 | | MMC_D1 | PS_MIO49_501 | С9 | | MMC_D2 | PS_MIO50_501 | D10 | | MMC_D3 | PS_MIO51_501 | C13 | www.alinx.com 17 / 39 # **Part 6 Clock Configuration** The AC7015B core board provides an active clock for the PS system and PL logic, so that the PS system and PL logic can work independently. ## **PS System Clock Source** The ZYNQ chip provides 33.333MHz clock input to the PS through the X1 crystal oscillator on the development board. The input of the clock is connected to the pin of the PS\_CLK\_500 of the BANK500 of the ZYNQ chip. Its schematic diagram is shown in Figure 6-1: Figure 6-1: The active crystal oscillator of the PS part Figure 6-2 shows the picture of the active crystal oscillator Figure 6-2 The picture of 33.333Mhz active crystal oscillator www.alinx.com 18 / 39 ## **Clock pin assignment:** | Signal Name | Pin | |-------------|-----| | PS_GCLK | F16 | ## **PL System Clock Source** The AC7015B core board provides a single-ended 50MHz PL system clock source with 3.3V power supply. The crystal output is connected to the Global Clock (MRCC) of the FPGA BANK13, and this GCLK can be used to drive the user logic circuit within the FPGA. The schematic diagram of the clock source is shown in Figure 6-3: Figure 6-3: PL system clock source Figure 6-4 shows the picture of 50MHz active crystal oscillator www.alinx.com 19 / 39 Figure 6-4 The picture of 50Mhz active crystal oscillator ## **Clock pin assignment:** | Signal Name | Pin | |-------------|-----| | PL_GCLK | Y14 | #### **GTP Differential clock** A differential 125MHz GTP reference clock is provided on the AC7015B core board, which can be used as a reference clock for fiber optic data communication on the baseboard. The differential LVDS clock output is connected to the reference clock of the BANK112. The schematic diagram of the clock source is shown in Figure 6-5: Figure 6-5: GTP reference clock Figure 6-6 shows the picture of 120MHz differential crystal oscillator Figure 6-6: The picture of 125Mhz differential crystal oscillator www.alinx.com 20 / 39 #### **GTP clock pin assignment:** | Signal Name | Pin | |-------------|-----| | MGT_CLK1_P | U5 | | MGT_CLK1_N | V5 | ## Part 7 USB-to-Serial Port In order to work and debug the AC7015B core board separately, we have equipped the core board with a Uart to USB interface for separate power supply and debugging of the core board. The conversion chip adopts the USB-UAR chip of Silicon Labs CP2102GM, and the USB interface adopts the MINI USB interface, which can be connected to the USB port of the upper PC with a USB cable for separate power supply of the core board and serial data communication. The schematic diagram of USB Uart circuit design is shown in the following figure: Figure 7-1: USB-to-Serial port diagram www.alinx.com 21 / 39 Figure 7-2 shows the picture of USB-to-serial port Figure 7-2: The picture of USB-to-serial port #### ZYNQ pin assignment of UART-to-serial port: | Signal Name | Pin Name | Pin Number | Remark | |-------------|--------------|------------|------------------| | UART_RXD | PS_MIO14_500 | B17 | UART data input | | UART_RXD | PS_MIO15_500 | E17 | UART data output | # **Part 8 LED Light** There are 4 red LED lights on the AC7015B core board, of which one is the power indicator (PWR), one is the configuration LED (DONE), two are user LED lights (LED1~LED2). When the core board is powered, the power indicator will light up; When the FPGA is configured, the configuration LED will light up. Two user LED lights, one is connected to the MIO of PS and the other one is connected to the IO of PL, can be controlled by the user through the program to turn on and off. When the IO voltage connected to the user LED is high, the user LED will be turned off, and when the IO voltage is low, the user LED will be turned on. The hardware connection schematic www.alinx.com 22 / 39 diagram of LED light is shown in Figure 8-1: Figure 8-1: Hardware connection schematic diagram of LED lights on the core board Figure 8-2 is the picture of the LED light on the core board www.alinx.com 23 / 39 Figure 8-2 Physical picture of LED lights on the core board #### **User LED light pin assignment:** | Signal Name | Pin Name | Pin Number | Remark | |-------------|-------------|------------|---------------| | MIO0_LED | PS_MIO0_500 | G17 | No.1 user LED | | PL_LED | IO_0_13 | T16 | No.2 user LED | ## **Part 9 Reset Button** The AC7015B core board has a "RESET" button and circuit, the reset signal is connected to the PS reset pin of ZYNQ chip, and user can use this button to reset the ZYNQ system. When the reset button is pressed, the reset chip generates a low level reset signal to the ZYNQ chip. The schematic diagram of the connection of reset button and reset chip is shown in Figure 9-1: Figure 9-1 Schematic diagram of the reset button connection Figure 9-2 is the picture of the reset button and the reset circuit www.alinx.com 24 / 39 Figure 9-2 the picture of the reset button ## **ZYNQ** pin assignment of the reset button | Signal Name | Pin Name | Pin Number | Remark | |-------------|--------------|------------|-----------------------------| | PS_POR_B | PS_POR_B_500 | B18 | Reset signal of ZYNQ system | ## **Part 10 JTAG Interface** On the AC7015B core board, we also reserve J1, a JTAG test seat, which is used for the core board to download and debug JTAG separately. Figure 10-1 is the schematic diagram of the JTAG port, which involves the six signals of TMS, TDI, TDO, TCK, GND and +3.3V. Figure 10-1: JTAG interface in the schematic diagram of core board JTAG interface J1 on the core board adopts a single row of 6-pin 2.54mm pitch test holes. If the user needs to use JTAG connection and debugging on the core board, a single row of 6-pin pins needs to be welded. Figure 10-2 is the picture of the JTAG interface on the development board: www.alinx.com 25 / 39 Figure 10-2 The picture of JTAG interface # **Part 11 Configuration of Dip Switch** The AC7021B core board has a 2-bit DIP switch SW1 to configure the startup mode of the ZYNQ system. The AC7015B system development platform supports three startup modes, including JTAG debug mode, QSPI FLASH and SD card startup mode. When powered on, the XC7Z015 chip detects the level of the responding MIO ports (MIO5 and MIO4) to determine which startup mode to use. Users can select different startup modes through the dip switch SW1 on the core board. Table 11-1 shows the configuration of SW1 startup mode: | SW1 | Dip Position (1, 2) | MIO5, MIO4 Level | Startup Mode | |-----|---------------------|------------------|--------------| | | ON, ON | 0, 0 | JTAG | | | OFF、OFF | 1、1 | SD Card | | SW1 | OFF、ON | 1、0 | QSPI FLASH | Table 11-1: The configuration of SW1 startup mode www.alinx.com 26 / 39 # **Part 12 Power Supply** The power supply voltage of the AC7015B core board is DC5V. The AC7015B core board is powered by the Mini USB port when it is used separately, and powered by the carrier board when it is connected to the carrier board. Please be careful not to use the Mini USB and the base board to power the board at the same time to avoid damage. The design diagram of power supply on the board is shown in Figure 12-1 below: Figure 12-1: The power interface in the schematic diagram The development board is powered by +5V, and converted into +1.0V, +1.8V, +1.5V, +3.3V power supply through the four-channel DC/DC power chip TPS54620 and TLV62130RGT. The output current of +1.0V can be up to 5A, and the other three power supplies' can up to 3A. One-channel LDO SPX3819M5-2-5 generates VCCIO 2.5V power supply, which is the BANK power supply reserved for FPGA BANK35, and users www.alinx.com 27 / 39 can select the power supply of BANK35 through two 0 ohm resistors (R74,R79). By default, R74 is installed on the development board, and the resistor of R79 is not installed, so the power supply of BANK35 is +3.3V. Users can change the resistor to make the IO input and output of BANK35 to be 2.5V voltage. 1.5V generates the VTT and VREF voltage required by DDR3 through TI's TPS51200. The functions of each power distribution are shown in the following table: | Power Supply | Function | |--------------------|----------------------------------------------| | +1.0V | Kernel voltage of ZYNQ PS and PL | | +1.8V | Auxiliary voltage of ZYNQ PS and PL, | | | BANK501 IO voltage, eMMC | | +3.3V | ZYNQ Bank 0, Bank 500, Bank13, VCCIO of | | | Bank34, QSIP FLASH, Clock crystal oscillator | | +1.5V | DDR3, ZYNQ Bank 501 | | VREF, VTT (+0.75V) | DDR3 | | VCCIO(+2.5V) | Be reserved as ZYNQ Bank 35 | Because the power supply of ZYNQ FPGA has the requirements of power-on sequence, so we have designed the circuit according to the power supply requirements of the chip as +1.0V->+1.8V-> (+ 1.5V, +3.3V, VCCIO) to ensure the normal operation of the chip. The respective picture of power circuit of the AC7015B core board is shown in Figure 12-2. www.alinx.com 28 / 39 Figure 12-2: The picture of power supply on core board www.alinx.com 29 / 39 # Part 13 AC7015B Size Dimension **Top View** www.alinx.com 30 / 39 # Part 14 Board to Board Connectors Pin Assignment The core board has extended a total of four high-speed expansion ports, and is connected to the carrier board by four 80-pin board-to-board connectors (CON1 to CON4). The PIN spacing of these connectors is 0.5mm. Among them, CON1 is connected to the power input, MIO signal and JTAG signal of PS. CON2 to CON4 are connected to IO signals of BANK13, BANK34 and BANK35 of PL and GTP's transceiver signals. IO levels for BANK35 can be changed by replacing the LDO chip (U12) on the board, which defaults to 3.3V. ### Pin assignment for CON1 connector: | CON1 Pin | Signal Name | ZYNQ Pin | CON1 Pin | Signal Name | ZYNQ Pin | |----------|-------------|----------|----------|-------------|----------| | | | Number | | | Number | | 1 | +5V | - | 2 | +5V | - | | 3 | +5V | - | 4 | +5V | - | | 5 | +5V | - | 6 | +5V | - | | 7 | +5V | - | 8 | +5V | - | | 9 | GND | - | 10 | GND | - | | 11 | PS_MIO13 | A17 | 12 | ETH_TXD0 | E14 | | 13 | PS_MIO12 | C18 | 14 | ETH_TXD1 | A16 | | 15 | - | - | 16 | ETH_TXD2 | E13 | | 17 | - | - | 18 | ETH_TXD3 | A15 | | 19 | GND | - | 20 | GND | - | www.alinx.com 31 / 39 | 21 | - | - | 22 | ETH_TXCK | D17 | |----|----------|-----|----|-----------|-----| | 23 | - | - | 24 | ETH_TXCTL | F12 | | 25 | - | - | 26 | ETH_RXD3 | A10 | | 27 | - | - | 28 | ETH_RXD2 | F11 | | 29 | GND | - | 30 | GND | - | | 31 | PS_MIO7 | D18 | 32 | ETH_RXD1 | B16 | | 33 | PS_MIO8 | E18 | 34 | ETH_RXD0 | E12 | | 35 | PS_MIO9 | C19 | 36 | ETH_RXCTL | D16 | | 37 | PS_MIO11 | B19 | 38 | ETH_RXCK | A9 | | 39 | GND | - | 40 | GND | - | | 41 | - | - | 42 | ETH_MDC | D13 | | 43 | - | - | 44 | ETH_MDIO | C11 | | 45 | - | - | 46 | OTG_STP | A12 | | 47 | - | - | 48 | OTG_DIR | E15 | | 49 | GND | - | 50 | GND | - | | 51 | XADC_VP | L12 | 52 | OTG_CLK | A14 | | 53 | XADC_VN | M11 | 54 | OTG_NXT | F14 | | 55 | - | - | 56 | OTG_DATA0 | C16 | | 57 | PS_MIO10 | G16 | 58 | OTG_DATA1 | G11 | | 59 | GND | - | 60 | GND | - | | 61 | SD_CLK | E9 | 62 | OTG_DATA2 | B11 | www.alinx.com 32 / 39 | 63 | SD_D1 | B12 | 64 | OTG_DATA3 | F9 | |----|----------|-----|----|-----------|-----| | 65 | SD_D0 | D15 | 66 | OTG_DATA4 | A11 | | 67 | SD_CMD | C15 | 68 | OTG_DATA5 | В9 | | 69 | GND | - | 70 | GND | - | | 71 | SD_D3 | B14 | 72 | OTG_DATA6 | F10 | | 73 | SD_D2 | E10 | 74 | OTG_DATA7 | C10 | | 75 | - | - | 76 | - | - | | 77 | FPGA_TMS | H10 | 78 | FPGA_TCK | H11 | | 79 | FPGA_TDO | G9 | 80 | FPGA_TDI | Н9 | # Pin assignment for CON2 connector: | CON2 Pin | Signal Name | ZYNQ Pin | CON2 Pin | Signal Name | ZYNQ | Pin | |----------|-------------|----------|----------|-------------|--------|-----| | | | Number | | | Number | | | 1 | B34_L19_N | N5 | 2 | B34_L13_N | T1 | | | 3 | B34_L19_P | N6 | 4 | B34_L13_P | T2 | | | 5 | B34_L2_P | J7 | 6 | B34_L21_N | N3 | | | 7 | B34_L2_N | J6 | 8 | B34_L21_P | N4 | | | 9 | GND | - | 10 | GND | - | | | 11 | B34_L1_P | J8 | 12 | B34_L12_N | L4 | | | 13 | B34_L1_N | K8 | 14 | B34_L12_P | L5 | | | 15 | B34_L11_N | К3 | 16 | B35_L4_P | G8 | | www.alinx.com 33 / 39 | 17 | B34_L11_P | K4 | 18 | B35_L4_N | G7 | |----|-----------|------------|----|-----------|----| | 19 | GND | - | 20 | GND | - | | 21 | B35_L24_P | H1 | 22 | B35_L19_P | H4 | | 23 | B35_L24_N | G1 | 24 | B35_L19_N | Н3 | | 25 | B34_L8_N | J1 | 26 | B35_L22_P | G3 | | 27 | B34_L8_P | J2 | 28 | B35_L22_N | G2 | | 29 | GND | - | 30 | GND | - | | 31 | B35_IO25 | H5 | 32 | B35_L21_P | E4 | | 33 | B35_IO0 | Н6 | 34 | B35_L21_N | E3 | | 35 | B35_L20_P | G4 | 36 | B35_L2_P | D7 | | 37 | B35_L20_N | F4 | 38 | B35_L2_N | D6 | | 39 | GND | - | 40 | GND | - | | 41 | B35_L5_P | F5 | 42 | B35_L23_P | F2 | | 43 | B35_L5_N | <b>E</b> 5 | 44 | B35_L23_N | F1 | | 45 | B35_L6_P | G6 | 46 | B35_L17_P | E2 | | 47 | B35_L6_N | F6 | 48 | B35_L17_N | D2 | | 49 | GND | - | 50 | GND | - | | 51 | B35_L1_N | E7 | 52 | B35_L16_P | D1 | | 53 | B35_L1_P | F7 | 54 | B35_L16_N | C1 | | 55 | B35_L14_P | D3 | 56 | B35_L18_N | B1 | | 57 | B35_L14_N | C3 | 58 | B35_L18_P | B2 | www.alinx.com 34 / 39 | 59 | GND | - | 60 | GND | - | |----|-----------|----|----|-----------|----| | 61 | B35_L12_N | C4 | 62 | B35_L15_N | A1 | | 63 | B35_L12_P | D5 | 64 | B35_L15_P | A2 | | 65 | B35_L11_N | C5 | 66 | B35_L13_N | В3 | | 67 | B35_L11_P | C6 | 68 | B35_L13_P | B4 | | 69 | GND | - | 70 | GND | - | | 71 | B35_L3_P | E8 | 72 | B35_L10_N | A4 | | 73 | B35_L3_N | D8 | 74 | B35_L10_P | A5 | | 75 | B35_L8_P | В7 | 76 | B35_L9_N | A6 | | 77 | B35_L8_N | В6 | 78 | B35_L9_P | A7 | | 79 | B35_L7_P | C8 | 80 | B35_L7_N | B8 | # Pin assignment for CON3 connector: | CON3 Pin | Signal Name | ZYNQ Pin | CON3 Pin | Signal Name | ZYNQ Pin | |----------|-------------|----------|----------|-------------|----------| | | | Number | | | Number | | 1 | MGT_CLK0_P | U9 | 2 | - | - | | 3 | MGT_CLK0_N | V9 | 4 | GND | - | | 5 | GND | - | 6 | MGT_RX2_ N | AB9 | | 7 | - | - | 8 | MGT_RX2_P | AA9 | | 9 | GND | - | 10 | GND | - | | 11 | MGT_RX1_P | W8 | 12 | - | - | www.alinx.com 35 / 39 | 13 | MGT_RX1_N | Y8 | 14 | GND | - | |----|-----------|-----|----|-----------|-----| | 15 | GND | - | 16 | MGT_TX2_P | AA5 | | 17 | - | - | 18 | MGT_TX2_N | AB5 | | 19 | GND | - | 20 | GND | - | | 21 | MGT_TX1_P | W4 | 22 | - | - | | 23 | MGT_TX1_N | Y4 | 24 | GND | - | | 25 | GND | - | 26 | MGT_RX3_N | Y6 | | 27 | - | - | 28 | MGT_RX3_P | W6 | | 29 | GND | - | 30 | GND | - | | 31 | MGT_RX0_P | AA7 | 32 | - | - | | 33 | MGT_RX0_N | AB7 | 34 | GND | - | | 35 | GND | - | 36 | MGT_TX3_P | W2 | | 37 | - | - | 38 | MGT_TX3_N | Y2 | | 39 | GND | - | 40 | GND | - | | 41 | MGT_TX0_P | AA3 | 42 | - | - | | 43 | MGT_TX0_N | AB3 | 44 | - | - | | 45 | GND | - | 46 | B34_L3_P | K7 | | 47 | - | - | 48 | B34_L3_N | L7 | | 49 | GND | - | 50 | GND | - | | 51 | B34_L4_N | M6 | 52 | - | - | | 53 | B34_L4_P | L6 | 54 | - | - | www.alinx.com 36 / 39 | 55 | - | - | 56 | B34_L14_N | U1 | |----|-----------|----|----|-----------|----| | 57 | - | - | 58 | B34_L14_P | U2 | | 59 | GND | - | 60 | GND | - | | 61 | B34_L20_N | P5 | 62 | - | - | | 63 | B34_L20_P | P6 | 64 | - | - | | 65 | - | - | 66 | B34_L9_N | K2 | | 67 | - | - | 68 | B34_L9_P | J3 | | 69 | GND | - | 70 | GND | - | | 71 | B34_L10_N | L1 | 72 | - | - | | 73 | B34_L10_P | L2 | 74 | - | - | | 75 | - | - | 76 | - | - | | 77 | B34_IO25 | R8 | 78 | B34_L7_P | J5 | | 79 | B34_IO0 | Н8 | 80 | B34_L7_N | K5 | # Pin assignment for CON4 connector: | CON4 Pin | Signal Name | ZYNQ Pin | CON4 Pin | Signal Name | ZYNQ Pin | |----------|-------------|----------|----------|-------------|----------| | | | Number | | | Number | | 1 | B13_L22_N | U18 | 2 | B13_L20_P | U19 | | 3 | B13_L22_P | U17 | 4 | B13_L20_N | V19 | | 5 | B13_L23_P | V16 | 6 | B13_L19_N | T17 | | 7 | B13_L23_N | W16 | 8 | B13_L19_P | R17 | www.alinx.com 37 / 39 | 9 | GND | - | 10 | GND | - | |----|-----------|------|----|-----------|------| | 11 | B13_L14_N | AA17 | 12 | B13_L18_N | AA20 | | 13 | B13_L14_P | AA16 | 14 | B13_L18_P | AA19 | | 15 | B13_L13_N | Y19 | 16 | B13_L15_N | AB22 | | 17 | B13_L13_P | Y18 | 18 | B13_L15_P | AB21 | | 19 | GND | - | 20 | GND | - | | 21 | B13_L11_N | AA15 | 22 | B13_L21_P | V18 | | 23 | B13_L11_P | AA14 | 24 | B13_L21_N | W18 | | 25 | B13_L17_P | AB16 | 26 | B13_L24_P | W17 | | 27 | B13_L17_N | AB17 | 28 | B13_L24_N | Y17 | | 29 | GND | - | 30 | GND | - | | 31 | B13_L16_N | AB19 | 32 | B13_L2_P | V15 | | 33 | B13_L16_P | AB18 | 34 | B13_L2_N | W15 | | 35 | B34_L22_P | M4 | 36 | B13_L9_N | AB14 | | 37 | B34_L22_N | M3 | 38 | B13_L9_P | AB13 | | 39 | GND | - | 40 | GND | - | | 41 | B13_L12_N | Y15 | 42 | B13_L6_N | U14 | | 43 | B13_IO25 | U16 | 44 | B13_L6_P | U13 | | 45 | B34_L6_P | M8 | 46 | B34_L23_P | R5 | | 47 | B34_L6_N | M7 | 48 | B34_L23_N | R4 | | 49 | GND | - | 50 | GND | - | www.alinx.com 38 / 39 | 51 | B13_L1_N | V14 | 52 | B13_L8_N | AB12 | |----|-----------|------|----|-----------|------| | 53 | B13_L1_P | V13 | 54 | B13_L8_P | AA12 | | 55 | B13_L7_N | AB11 | 56 | B34_L17_N | R2 | | 57 | B13_L7_P | AA11 | 58 | B34_L17_P | R3 | | 59 | GND | - | 60 | GND | - | | 61 | B34_L24_P | P7 | 62 | B34_L5_P | N8 | | 63 | B34_L24_N | R7 | 64 | B34_L5_N | P8 | | 65 | B13_L4_P | V11 | 66 | B34_L18_P | P3 | | 67 | B13_L4_N | W11 | 68 | B34_L18_N | P2 | | 69 | GND | - | 70 | GND | - | | 71 | B13_L3_P | W12 | 72 | B13_L10_P | Y12 | | 73 | B13_L3_N | W13 | 74 | B13_L10_N | Y13 | | 75 | B13_L5_N | U12 | 76 | B34_L15_N | M1 | | 77 | B13_L5_P | U11 | 78 | B34_L15_P | M2 | | 79 | B34_L16_N | P1 | 80 | B34_L16_P | N1 | www.alinx.com 39 / 39